HIGH-PERFORMANCE-SENSORSYSTEME durch Verbindung von Siliziumtechnologie und keramischer Mehrlagentechnik

# HIGH PERFORMANCE SENSORS

## Powered by SiCer - The best of both worlds

#### IVAM Midweek Coffee Breack Overview Part 1 HIPS Joint Research Project:

## SiCer Technology Platform for Complex Sensors

Franz Bechtold e.a.

GEFÖRDERT VOM



Bundesministerium für Bildung und Forschung Content



- Technology platform
- Current approach, partners
- Milestones on the road to success
- Milestone 1 and 2 results
- Highlights from the consortium
- Milestone 3 achievements
- Summary and conclusion









## A silicon-LTCC composite substrate with special properties

The SiCer composite substrate is fabricated by sintering LTCC film onto a silicon wafer at 900°C.



GEFÖRDERT VOM



UNTERNEHMEN

ionsinitiative REGION

#### Approach



Illustration of the SiCer technology platform elements

- Topic 1: Materials
  - Eg. Glassceramics, Metallization, , Functional layers
- Topic 2: Processes
  - Eg. Sintering, Assembly and Packaging technology
    - Topic 3.1 Structures
      - Eg. Membrane, Channel

- Topic 3.2: Features
  - Eg. Reaction chamber, Fluidic Interface

#### Partner

|  | Fraunhofer IKTS (IKTS)                     |
|--|--------------------------------------------|
|  | Technical University Ilmenau (TUIL)        |
|  | University of applied science – Jena (EAH) |
|  | Micro-Hybrid Electronic GmbH (MHE)         |
|  | VIA electronic GmbH (VIA)                  |
|  | IMMS GmbH (MMS)                            |
|  | CIS Forschungsinstitut (CIS)               |
|  | 5 microns GmbH (5M)                        |
|  | Siegert TFT GmbH (STFT)                    |
|  | Abatec Mikrosysteme GmbH (former LHT)      |
|  | LLT Applikation GmbH (LLT)                 |







#### **1. Process capability of the material system**

- 1st generation tape with a thickness of 100  $120\mu m \pm 10\%$  and sheet size of 4 "x4" is useable
- Compatibility of the commercial pastes for the basic processes are validated and is available
- Bonding of Si and Ceramic with low pressure assisted sintering is developed and validated
- SiCer basic process is feasible and validated at the partners' sites

### 2. System capability

- Interfaces for bonding and soldering processes are available
- Design rules for the Assembly and packaging technologies are available
- Bonding and soldering processes can be performed and are validated





Results – Milestones 1 and 2



#### Assembly and packaging technology (AVT):

- Interface for the bonding and soldering are validated both on Si and LTCC side.
- Components have been successfully soldered and wire bonded in their respective soldering and wire bonding areas both on Si side and LTCC side.



Silicon side Sample Id: CK13\_MS2\_2



**Ceramic side** Sample Id: CK13\_MS2\_9



#### Evaluated at 4 different partners: LHT, CIS, TUIL, MHE





## Results – Milestones 1 and 2



#### Assembly characterisation :



Daisy-chain structures with soldered SMD components



Vacuum-brazed Kovar caps: Left –Ceramic side; Right: Si side

| Climate test - SiCer                                                                           |                                      |                                |                                         |                                    |                         |  |  |
|------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------|-----------------------------------------|------------------------------------|-------------------------|--|--|
| Αντ                                                                                            | Substrates soldered<br>LTCC side     |                                | Substrate<br>Wire bonded<br>(Alu 32 µm) | Substrates with<br>hermeticity     |                         |  |  |
| Material                                                                                       | Almit<br>LFM48U<br>MDA-5<br>(Jetter) | Koki<br>SnAg3Cu7               | Ceramic side                            | Kovar cap<br>on<br>Ceramic<br>side | Kovar cap<br>on Si side |  |  |
| Thermal shock test<br>(-40 +85°C;<br>100 cycles;<br>Dwell time 30 min,<br>Transition time 10s) | No<br>abnormalities<br>visible       | No<br>abnormalities<br>visible | No abnormalities<br>visible             | -                                  | No<br>abnormali<br>ties |  |  |
| Climate storage test<br>(100,500,1000h at +85°C)                                               | 100h without<br>abnormalities        | 100h without<br>abnormalities  | Upto 100h without<br>abnormalities      | -                                  | -                       |  |  |
| Humidity storage test<br>85% humidity, 85°C, 168h)                                             | Test in progress                     |                                | Test in progress                        | Test in progress                   |                         |  |  |

GEFÖRDERT VOM



7

On the road to success Highlights from the consortium partners



**Progress in the main topics** 

- Material development: Tape, pastes, functional materials
- **Process optimization: P**retreatment, laminating, cofiring, release tapes, sacrificial materials
- **Structural and demonstrator elements:** Cavities and channels
- Integration of sensor and electrical functions: electrostatic toolbox. NTC resistors
- Process upscaling: Tape casting, sheet size



#### **Upscaling:** Development of continuous tape casting process to Adaptation of the CTE produce larger quantity of tape From the laboratory to the pilot production scale Adjustment of the casting parameters Squeegee gap, casting speed, Casting box width Shrinkage Temperature profile in the drying channel Density

#### Further development of the LTCC recipe

- Casting the new film composition
- Test of the new film composition
- Coefficient of Expansion
  - Behaviour in SiCer-Process













9

# Highlights IKTS Development of the BCT LTCC tape for SiCer manufacturing



# Highlights IKTS Tailored Ag-metallization for the SiCer process











## Highlights TU IL

## Sintering parameter, metallization system und release tape

## PERFORMANCE Powered by SiCer

### Systematic investigation of sinterparameter

- Adjusted burnout- & sintering temperature for pressure assisted sintering (6 kg – fixed weight)
- Profile (2) shows best results followed by profile (3)
- Pulltest to characterize bond interface

#### Investigation of metallization and release tape interaction

- Combination of 4 release tapes and 4 metallization pastes (BCT6 H100)
- Releasetapes: IKTS F800, IKTS F1000, CeramTecA, Kerafol
- Pastes: QR 150<sup>1</sup>, LL 509<sup>1</sup>, 5740 A<sup>1</sup>, 7454 B<sup>2</sup>

**TECHNISCHE UNIVERSITÄT** 

ILMENAU

<sup>1</sup> DuPont, <sup>2</sup> Namics



Influence of burnout & sintering temperature on the bond interface of BCT6 H066



UNTERNEHMEN

Bow-measurement and US-microscopy in SiCer





# Developed within HIPS

Functional materials and screen printable pastes

## **Functional materials**

**Highlights EAH** 

- Magnetic shielding:  $Ni_{0.5}Zn_{0.5}Fe_2O_4 + 3 Ma.-\% Bi_2O_3$
- Inductive components: Ni<sub>0.3</sub>Cu<sub>0.2</sub>Zn<sub>0.52</sub>Fe<sub>1.98</sub>O<sub>3.99</sub>
- Capacitor material: JiO + 1 Ma.-% CuO
- NTC resistor: Zn<sub>0.5</sub>Ni<sub>0.4</sub>Co<sub>0.4</sub>Mn<sub>1.3</sub>Cu<sub>0.4</sub>O<sub>4</sub>

#### **Paste composition**

- Solid content: ≈ 70 Ma.-%
- Organics:  $\approx$  30 Ma.-%



Powered by SiCer



HIGH

PERFORMANCE SENSORS

Bundesministerium für Bildung und Forschung







Highlights EAH Screen printing on BCT 6



#### **IKTS & EAH test structures**

## Funktion: 1.4.2 magn. shielding



GEFÖRDERT VOM

für Bildung

und Forschung

Bundesministerium

SR .



Funktion: 1.4.3 inductive components



IVAM Midweek Coffee Break, 16.02.2022

Highlights VIA





- Crack-free SiCer with open cavities, 2DT
- Very good and uniform bonding
- IR sensor design 1.1 mm x 1.1 mm

• Areas with better bonding behaviour were chosen for lasering of full wafer by LLT





Bundesministerium für Bildung und Forschung

## Highlights VIA

SiCer, electrostatic toolbox" (5M - Concept), functional elements





## Highlights IMMS CFD-simulation – impedance sensor (ILMSENS)



Objective of the simulation: Flow behavior of the liquid within the channel structure



GEFÖRDERT VOM

für Bildung und Forschung

Bundesministerium



# Highlights IMMS CFD-Simulation – Impedance sensor (ILMSENS)





GEFÖRDERT VOM

für Bildung

und Forschung

UNTERNEHMEN

Bundesministerium



# Highlights CIS Pressure sensor-wafer / pressure sintering



#### Process development together with TU Imenau

- Evaluation of refiring under pressure
- Evaluation of relaxation structures during pressure sintering
- Development and transfer to wafer level process with BCT ceramic
- SAM-Analysis + optical analysis:

#### → SiCer composit substrate without visible cracks and displacements





#### Wet chemical metallisation

- Test of maskless UBM
- Successful soldering on UBM (SAC)
- UBM compatible for geeignet f
  ür Flip-Chip-soldering
- Test of electrochemical metal deposition in the conctact hole ongoing





Highlights 5M Wirebond-, Adhesive bonding and solder processes on SiCer modules



#### Reliable and established interconnection technologies on SiCer Substrates







Au wire bond between Si and ceramic side Assembly of a Si Chip onto the ceramic side by adhesive bonding Soldered connectors and SMD components on SiCer





## Highlights LLT Ultrashort pulse (usp) laser micro-machining



- Plugged holes exactly adjusted to the depth of the Si on SiCer substrate ending at the ceramic surface to provide TSVs.)
  - Test drills in Si for metallisation tests (100, 150, 200 und 300µm) realised
  - Testwafer with plugged holes ending at ceramic part of the SiCer substrate realised



4 squares 15x15 Raster = 900 plugged holes in Si view through the ceramic part of SiCer





 Microstrucrures of Si-Wafers to activate the surface and enhance the bond interface between Si and ceramic

UNTERNEHMEN

Insinitiative REGION



GEFÖRDERT VOM

für Bildung

und Forschung

Bundesministerium



On the road to success Milestone 3 achievements



#### 3. Functionality and upscaling

- Structural and functional demonstrator elements in both LTCC and Si can be integrated
- USP laser processes for structural elements are developed and validated
- Cost efficient Ag-based metal paste for cofiring is developed and under evaluation
- TSV are developed and in verification
- Functional materials for SiCer integration are developed and under evaluation
- 2. generation tape material is developed an in evaluation
- Upscaling of the LTCC format from 4 to 6 Zoll is validated
- Upscaling of tape casting from batch casting to continuous casting is validated

Integrated structures and functions as well as first sensor elements are realised based on the SiCer technology platform







# The SiCer technology platform developed in the HIPS project offers mass production at highest performance

- It Provides a maximum of integration density, complexity and functionality
  - A thin film compatible Si side
  - Smallest MEMS und NEMS with integrated fluidic and functional elements
  - High resolution wiring
  - A thick film compatible ceramic side
  - Established interconnection technology and shortest signal lines from the sensor to the electronics
- It performs with high reliability under extreme environmental conditions
  - Cofire bond process up to 940°C and postfire process stability up to 600°C is justified
  - Matching of the TCE between LTCC und Si is verified

GEFÖRDERT VOM

für Bildung und Forschung

Bundesministerium





Powered by SiCer - The best of both worlds



Wachstumskern HIPS HIGH-PERFORMANCE-SENSORSYSTEME durch Verbindung von Siliziumtechnologie und keramischer Mehrlagentechnik





Bundesministerium für Bildung und Forschung